### 18-640 Foundations of Computer Architecture

# Lecture 14: "Multicore Cache Coherence"

John Paul Shen October 23, 2014

#### > Required Reading Assignment:

 "Parallel Computer Organization and Design," by Michel Dubois, Murali Annavaram, Per Stenstrom, Chapters 5 and 7, 2012. Electrical & Computer ENGINEERING

Carnegie Mellon University 1

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

## 18-640 Foundations of Computer Architecture

# Lecture 14: "Multicore Cache Coherence"

- A. Cache Coherence Problem
- B. Cache Coherence Protocols
  - Write Update
  - Write Invalidate
- C. Bus-Based Snoopy Protocols
  - VI & MI Protocols
  - MSI, MESI, MOESI Protocols
- D. Directory-Based Protocols



10/23/2014 (© J.P. Shen)

18-640 Lecture 14

### **Shared Memory Multiprocessors**

- All processor cores have access to unified physical memory
  - They can (implicitly) communicate using loads and stores
- Advantages
  - Looks like a better multithreaded processor (multitasking)
  - Requires evolutionary changes to the OS
  - Threads within an app communicate implicitly without using OS
    - Simpler to code for and lower overhead
  - App development: first focus on correctness, then on performance
- Disadvantages
  - Implicit communication is hard to optimize
  - Synchronization can get tricky
  - Higher hardware complexity for cache management

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University 3

### **Shared Memory Multiprocessors**



- Caches are (equally) helpful with multiprocessors
  - Reduce access latency, reduce bandwidth requirements
  - For both private and shared data across processors
- But caches introduce the problems of coherence & consistency

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

### Cache Coherence Problem: Example



- Processors may see different values for u after event 3
- With write back caches, value written back to memory depends on which cache flushes or writes back value when doing write back
  - Threads or processes accessing main memory may see very stale value
- Unacceptable for programming, and it's frequent!

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University 5

### Hardware Cache Coherence Using Snooping



- Hardware guarantees that loads from all cores will return the value of the latest store
- Coherence mechanisms
  - Metadata to track state for cached data
  - Controller that snoops bus (or interconnect) activity and reacts if needed to adjust the state of the cache data
- There needs to be a serialization point
  - Bus, shared L2/L3, memory controller, ...

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

#### **Cache Coherence**

Informally, with coherent caches: accesses to a memory location appear to occur simultaneously in all copies of the memory location

"copies"  $\Rightarrow$  caches

- Cache coherence suggests an absolute time scale -- this is not necessary
  - What is required is the "appearance" of coherence... not absolute coherence
  - E.g. temporary incoherence between memory and a write-back cache may be OK.

10/23/2014 (© J.P. Shen)

18-640 Lecture 14



### **Bus-Based Snoopy Cache Coherence**

- All requests broadcast on bus
- All processors and memory snoop and respond
- Cache blocks writeable at one processor or read-only at several
  - Single-writer protocol
- Snoops that hit dirty lines?
  - Flush modified data out of cache
  - Either write back to memory, then satisfy remote miss from memory, or
  - Provide dirty data directly to requestor
  - Big problem in MP systems
    - Dirty/coherence/sharing misses

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University 9

#### **Bus-Based Protocols** Bus Protocol consists of **Bus Actions** states and actions (state transitions) Actions can be Cache Tags Controller invoked from Processor Actions processor or bus to the cache controller Coherence based on Processor per cache line (block) Carnegie Mellon University 10 10/23/2014 (© J.P. Shen) 18-640 Lecture 14

### A Simple Protocol for Write-Through Caches

- TO SIMPLIFY ASSUME NO ALLOCATE ON STORE MISSES
  - ALL STORES AND LOAD MISSES PROPAGATE ON THE BUS
- STORES MAY UPDATE OR INVALIDATE CACHES
- STATE DIAGRAM
  - EACH CACHE IS REPRESENTED BY A FINITE STATE MACHINE
  - IMAGINE P IDENTICAL FSMs WORKING TOGETHER, ONE PER CACHE
  - FSM REPRESENTS THE BEHAVIOR OF A CACHE W.R.T. A MEMORY BLOCK (CACHE LINE)



10/23/2014 (© J.P. Shen)

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University 11

Carnegie Mellon University 12

Minimal Coherence Protocol for Write-Back Caches Valid Blocks are always private or exclusive (M) State transitions: Local Read or Local read: I->M, fetch, invalidate other Evict or Local Local Read or Write Remote Local write: I->M, fetch, invalidate other Local Write Read or copies Remote Write Evict: M->I, write back data ■ Remote read: M->I, write back data Invalid Remote write: M->I, write back data Cache State Data Tag Α

18-640 Lecture 14

### **Invalidate Protocol Optimization**

- Observation: data often read shared by multiple CPUs
  - Add S (shared) state to protocol: MSI
- State transitions:
  - Local read: I->S, fetch shared
  - Local write: I->M, fetch modified; S->M, invalidate other copies
  - Remote read: M->I, write back data
  - Remote write: M->I, write back data

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University

13

#### **Global Coherence States**

- A memory line can be present (valid) in any of the caches and/or memory
- Represent global state with an N+1 element vector
  - First N components => cache states (valid/invalid)
  - N+1st component => memory state (valid/invalid)

Example:

Line A: <1,1,0,1>

Line B: <1,0,0,0>

Line C: <0,0,0,1>



Cache 0 line A line B Cache 1 line A Cache 2

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

#### **Local Coherence States**

- Individual caches can maintain a summary of the state of memory lines, from a "local" perspective
  - Reduces storage for maintaining state
  - May have only partial information
- Invalid (I): <0,X,X,X....X> -- local cache does not have a valid copy; (cache miss)
  - Don't confuse invalid state with empty frame
- Shared (S): <1,X,X,X,...,1> -- local cache has a valid copy, main memory has a valid copy, other caches ??
- Modified(M): <1,0,0,..0,...0> -- local cache has only valid copy.
- Exclusive(E): <1,0,0,...1> -- local cache has a valid copy, no other caches do, main memory has a valid copy.
- Owned(O): <1,X,X,X,....X> -- local cache has a valid copy, all other caches and memory may have a valid copy.
  - Only one cache can be in O state
  - <1,X,1,X,... 0> is included in O, but not included in any of the others.

10/23/2014 (© J.P. Shen)

18-640 Lecture 14





### **MSI Protocol**

|                  | Action and Next State       |                                     |                               |                                              |                                                    |                            |  |  |  |  |  |
|------------------|-----------------------------|-------------------------------------|-------------------------------|----------------------------------------------|----------------------------------------------------|----------------------------|--|--|--|--|--|
| Current<br>State | Processor<br>Read           | Processor<br>Write                  | Eviction                      | Cache<br>Read                                | Cache<br>Read&M                                    | Cache<br>Upgrade           |  |  |  |  |  |
| I                | Cache Read Acquire Copy → S | Cache Read&M<br>Acquire Copy<br>→ M |                               | No Action<br>→ I                             | No Action<br>→ I                                   | No Action<br>→ I           |  |  |  |  |  |
| S                | No Action<br>→ S            | Cache Upgrade<br>→ M                | No Action<br>→ I              | No Action → S                                | Invalidate<br>Frame<br>→ I                         | Invalidate<br>Frame<br>→ I |  |  |  |  |  |
| М                | No Action → M               | No Action  → M                      | Cache<br>Write<br>back<br>→ I | Memory<br>inhibit;<br>Supply<br>data;<br>→ S | Invalidate Frame; Memory inhibit; Supply data; → I |                            |  |  |  |  |  |

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

### **MSI Example**

| Thread Event  | Bus Action | Data From | Global State |   | Local<br>States:<br>C0 C1 |   |
|---------------|------------|-----------|--------------|---|---------------------------|---|
| 0. Initially: |            |           | <0,0,0,1>    | I | I                         | I |
| 1. T0 read→   | CR         | Memory    | <1,0,0,1>    | S | I                         | I |
| 2. T0 write→  | CU         |           | <1,0,0,0>    | M | I                         | I |
| 3. T2 read→   | CR         | C0        | <1,0,1,1>    | S | I                         | S |
| 4. T1 write→  | CRM        | Memory    | <0,1,0,0>    | I | M                         | I |

- If line is in no cache
  - Read, modify, Write requires 2 bus transactions
  - Optimization: add Exclusive state

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University 19

MSI: A Coherence Protocol for Write Back Caches Each cache line has a tag M: Modified S: Shared I: Invalid Address tag state bits P<sub>1</sub> reads or writes Other processor reads Printent to write P<sub>1</sub> writes back Write miss Other processor intent to write Read miss S Other processor Cache state in Read by any intent to write processor processor P<sub>1</sub> 18-640 Lecture 14 Carnegie Mellon University 20 10/23/2014 (© J.P. Shen)



### **Invalidate Protocol Optimizations**

- Observation: data can be write-private (e.g. stack frame)
  - Avoid invalidate messages in that case
  - Add E (exclusive) state to protocol: MESI
- State transitions:
  - Local read: I->E if only copy, I->S if other copies exist
  - Local write: E->M silently, S->M, invalidate other copies

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

### **MESI Protocol**

- Variation used in many Intel processors
- 4-State Protocol

■ Modified: <1,0,0...0>

**■ E**xclusive: <1,0,0,...,1>

■ **S**hared: <1,X,X,...,1>

■ Invalid: <0,X,X,...X>

■ Bus/Processor Actions

Same as MSI

Adds shared signal to indicate if other caches have a copy

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University 23

### **MESI Protocol**

|                  | Action and Next State                         |                      |                            |  |                                                 |                                                 |                  |  |  |  |  |
|------------------|-----------------------------------------------|----------------------|----------------------------|--|-------------------------------------------------|-------------------------------------------------|------------------|--|--|--|--|
| Current<br>State | Processor<br>Read                             | Processor<br>Write   | Eviction                   |  | Cache<br>Read                                   | Cache<br>Read&M                                 | Cache<br>Upgrade |  |  |  |  |
| I                | Cache Read If no sharers: → E If sharers: → S | Cache Read&M<br>→ M  |                            |  | No Action<br>→ I                                | No Action<br>→ I                                | No Action → I    |  |  |  |  |
| S                | No Action → S                                 | Cache Upgrade<br>→ M | No Action → I              |  | Respond<br>Shared:<br>→ S                       | No Action → I                                   | No Action → I    |  |  |  |  |
| E                | No Action<br>→ E                              | No Action → M        | No Action<br>→ I           |  | Respond<br>Shared;<br>→ S                       | No Action → I                                   |                  |  |  |  |  |
| М                | No Action → M                                 | No Action<br>→ M     | Cache<br>Write-back<br>→ I |  | Respond<br>dirty;<br>Write back<br>data;<br>→ S | Respond<br>dirty;<br>Write back<br>data;<br>→ I |                  |  |  |  |  |

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

### **MESI Example**

| Thread Event  | Bus<br>Action | Data<br>From | Global State | Loc<br>C0 | cal St<br>C1 | cates: |
|---------------|---------------|--------------|--------------|-----------|--------------|--------|
| 0. Initially: |               |              | <0,0,0,1>    | I         | Ι            | Ι      |
| 1. T0 read→   | CR            | Memory       | <1,0,0,1>    | E         | Ι            | I      |
| 2. T0 write→  | none          |              | <1,0,0,0>    | M         | Ι            | Ι      |

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University 25

## Cache-to-Cache Transfers

- Common in many workloads:
  - T0 writes to a block: <1,0,...,0> (block in M state in T0)
  - T1 reads from block: T0 must write back, then T1 reads from memory
- In shared-bus system
  - T1 can *snarf* data from the bus during the writeback
  - Called cache-to-cache transfer or dirty miss or intervention
- Without shared bus
  - Must explicitly send data to requestor and to memory (for writeback)
- Known as the 4<sup>th</sup> C (cold, capacity, conflict, communication)

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

### MESI Example 2

| Thread Event  | Bus<br>Action | Data From | Global State |   | al Sta<br>C1 |   |
|---------------|---------------|-----------|--------------|---|--------------|---|
| 0. Initially: |               |           | <0,0,0,1>    | I | I            | I |
| 1. T0 read→   | CR            | Memory    | <1,0,0,1>    | Е | I            | I |
| 2. T0 write→  | none          |           | <1,0,0,0>    | M | I            | I |
| 3. T1 read→   | CR            | C0        | <1,1,0,1>    | s | s            | I |
| 4. T2 read→   | CR            | Memory    | <1,1,1,1>    | S | s            | S |

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University 27

### **MOESI Optimization**

- Observation: shared ownership prevents cache-to-cache transfer, causes unnecessary memory read
  - Add O (owner) state to protocol: MOSI/MOESI
  - Last requestor becomes the owner
  - Avoid writeback (to memory) of dirty data
  - Also called shared-dirty state, since memory is stale

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

### **MOESI Protocol**

- Used in AMD Opteron
- 5-State Protocol

■ Modified: <1,0,0...0>

**■ E**xclusive: <1,0,0,...,1>

■ **S**hared: <1,X,X,...,1>

■ Invalid: <0,X,X,...X>

■ Owned: <1,X,X,X,0>; only one owner, memory not up to date

■ Owner can supply data, so memory does not have to

■ Avoids lengthy memory access

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University 29

#### **MOESI Protocol**

|               | Action and Next State                           |                      |                             |                                        |                                           |                  |  |  |  |  |  |
|---------------|-------------------------------------------------|----------------------|-----------------------------|----------------------------------------|-------------------------------------------|------------------|--|--|--|--|--|
| Current State | Processor<br>Read                               | Processor<br>Write   | Eviction                    | Cache Read                             | Cache Read&M                              | Cache<br>Upgrade |  |  |  |  |  |
| I             | Cache Read If no sharers:  → E If sharers:  → S | Cache Read&M<br>→ M  |                             | No Action<br>→ I                       | No Action<br>→ I                          | No Action<br>→ I |  |  |  |  |  |
| S             | No Action → S                                   | Cache Upgrade<br>→ M | No Action<br>→ I            | Respond shared; $\rightarrow S$        | No Action → I                             | No Action → I    |  |  |  |  |  |
| E             | No Action<br>→ E                                | No Action<br>→ M     | No Action<br>→ I            | Respond shared;<br>Supply data;<br>→ S | Respond<br>shared;<br>Supply data;<br>→ I |                  |  |  |  |  |  |
| 0             | No Action<br>→ O                                | Cache Upgrade<br>→ M | Cache Write-<br>back<br>→ I | Respond shared;<br>Supply data;<br>→ O | Respond shared;<br>Supply data;<br>→ I    |                  |  |  |  |  |  |
| М             | No Action<br>→ M                                | No Action<br>→ M     | Cache Write-<br>back<br>→ I | Respond shared;<br>Supply data;<br>→ O | Respond shared;<br>Supply data;<br>→ I    |                  |  |  |  |  |  |

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

### **MOESI Example**

| Thread Event  | Bus Action | Data From | Global State |   | al sta<br>C1 |   |
|---------------|------------|-----------|--------------|---|--------------|---|
| 0. Initially: |            |           | <0,0,0,1>    | I | I            | I |
| 1. T0 read→   | CR         | Memory    | <1,0,0,1>    | Е | I            | I |
| 2. T0 write→  | none       |           | <1,0,0,0>    | M | I            | I |
| 3. T2 read→   | CR         | C0        | <1,0,1,0>    | О | I            | s |
| 4. T1 write→  | CRM        | C0        | <0,1,0,0>    | I | M            | I |

Carnegie Mellon University 31 10/23/2014 (© J.P. Shen) 18-640 Lecture 14

#### **MOESI Coherence Protocol**

- A protocol that tracks validity, ownership, and exclusiveness
  - Modified: dirty and private
  - Owned: dirty but shared
    - Avoid writeback to memory on M->S transitions
  - Exclusive: clean but private
    - Avoid upgrade misses on private data
  - Shared
  - Invalid
- There are also some variations (MOSI and MESI)
- What happens when 2 cores read/write different words in a cache line?

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

### **Snooping with Multi-level Caches**

- Private L2 caches
  - If inclusive, snooping traffic checked at the L2 level first
  - Only accesses that refer to data cached in L1 need to be forwarded
  - Saves bandwidth at the L1 cache
- Shared L2 or L3 caches
  - Can act as serialization points even if there is no bus
  - Track state of cache line and list of sharers (bit mask)
  - Essentially the shared cache acts like a coherence directory

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University 33

## **Scaling Coherence Protocols**

- The problem
  - Too much broadcast traffic for snooping (probing)
- Solution: probe filters
  - Maintain info of which address ranges that are definitely not shared or definitely shared
  - Allows filtering of snoop traffic
- Solution: directory based coherence
  - A directory stores all coherence info (e.g., sharers)
  - Consult directory before sending coherence messages
  - Caching/filtering schemes to avoid latency of 3-hops

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

### Implementing Cache Coherence

- Snooping implementation
  - Origins in shared-memory-bus systems
  - All CPUs could observe all other CPUs requests on the bus; hence "snooping"
    - Bus Read, Bus Write, Bus Upgrade
  - React appropriately to snooped commands
    - Invalidate shared copies
    - Provide up-to-date copies of dirty lines
      - Flush (writeback) to memory, or
      - Direct intervention (modified intervention or dirty miss)
- Snooping suffers from:
  - Scalability: shared busses not practical
  - Ordering of requests without a shared bus
  - Lots of recent and on-going work on scaling snoop-based systems

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University 35

### **Snooping Cache Coherence**

- Basic idea: broadcast snoop to all caches to find owner
- Not scalable?
  - Address traffic roughly proportional to square of number of processors
  - Current implementations scale to 64/128-way (Sun/IBM) with multiple address-interleaved broadcast networks
- Inbound snoop bandwidth: big problem

$$OutboundSnoopRate = s_o = \langle CacheMissRate \rangle + \langle BusUpgradeRate \rangle$$

$$InboundSnoopRate = s_i = n \times s_o$$

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

### **Snoop Bandwidth**

- Snoop filtering of various kinds is possible
- Filter snoops at sink: Jetty filter [Moshovos et al., HPCA 2001]
  - Check small "filter cache" that summarizes contents of local cache
  - Avoid power-hungry lookups in each tag array
- Filter snoops at source: Multicast snooping [Bilir et al., ISCA 1999]
  - Predict likely sharing set, snoop only predicted sharers
  - Double-check at directory to make sure
- Filter snoops at source: Region coherence
  - Concurrent work: [Cantin/Smith/Lipasti, ISCA 2005; Moshovos, ISCA 2005]
  - Check larger region of memory on every snoop; remember when no sharers
  - Snoop only on first reference to region, or when region is shared
  - Eliminate 60%+ of all snoops

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University 37

### **Snoop Latency**

- Snoop latency:
  - Must reach all nodes, return and combine responses
  - Topology matters: ring, mesh, torus, hypercube
  - No obvious solutions
- Parallelism: fundamental advantage of snooping
  - Broadcast exposes parallelism, enables speculative latency reduction

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

#### Scaleable Cache Coherence

- No physical bus but still snoop
  - Point-to-point tree structure (indirect) or ring
  - Root of tree or ring provide ordering point
  - Use some scalable network for data (ordering less important)
- Or, use level of indirection through directory
  - Directory at memory remembers:
    - · Which processor is "single writer"
    - Which processors are "shared readers"
  - Level of indirection has a price
    - · Dirty misses require 3 hops instead of two
      - Snoop: Requestor->Owner->Requestor
      - · Directory: Requestor->Directory->Owner->Requestor

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University

### **Implementing Cache Coherence**

- Directory implementation
  - Extra bits stored in memory (directory) record state of line
  - Memory controller maintains coherence based on the current state
  - Other CPUs' commands are not snooped, instead:
    - Directory forwards relevant commands
  - Powerful filtering effect: only observe commands that you need to observe
  - Meanwhile, bandwidth at directory scales by adding memory controllers as you increase size of the system
    - Leads to very scalable designs (100s to 1000s of CPUs)
- Directory shortcomings
  - Indirection through directory has latency penalty
  - If shared line is dirty in other CPU's cache, directory must forward request, adding latency
  - This can severely impact performance of applications with heavy sharing (e.g. relational databases)

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

### **Directory Protocol Implementation**

- Basic idea: Centralized directory keeps track of data location(s)
- Scalable
  - Address traffic roughly proportional to number of processors
  - Directory & traffic can be distributed with memory banks (interleaved)
  - Directory cost (SRAM) or latency (DRAM) can be prohibitive
- Presence bits track sharers
  - Full map (N processors, N bits): cost/scalability
  - Limited map (limits number of sharers)
  - Coarse map (identifies board/node/cluster; must use broadcast)
- Vectors track sharers
  - Point to shared copies
  - Fixed number, linked lists (SCI), caches chained together
  - Latency vs. cost vs. scalability

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University 41

### **Directory Protocol Latency**

- Access to non-shared data
  - Overlap directory read with data read
  - Best possible latency given distributed memory
- Access to shared data
  - Dirty miss, modified intervention
  - Shared intervention?
    - If DRAM directory, no gain
    - If directory cache, possible gain (use F state)
  - No inherent parallelism
  - Indirection adds latency
  - Minimum 3 hops, often 4 hops

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

### **Directory-Based Cache Coherence**

- An alternative for large, scalable MPs
- Can be based on any of the protocols discussed thus far
  - •We will use MSI
- Memory Controller becomes an active participant
- Sharing info held in memory directory Directory may be distributed
- Use point-to-point messages
- · Network is not totally ordered

Memory Memory Memory Module Module Module Directory Directory Directory Interconnection Network Cache Cache Cache Processor Processor Processor

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University 43

### **Example: Simple Directory Protocol**

- Local cache controller states
  - M, S, I as before
- Local directory states
  - Shared: <1,X,X,...1>; one or more proc. has copy; memory is up-to-date
  - Modified: <0,1,0,....,0> one processor has copy; memory does not have a valid copy
  - Uncached: <0,0,...0,1> none of the processors has a valid copy
- Directory also keeps track of sharers
  - Can keep global state vector in full
  - · e.g. via a bit vector

10/23/2014 (© J.P. Shen)

18-640 Lecture 14



|                  |                       |                          |                            |                       | e                     |                                           |                   |                   |  |
|------------------|-----------------------|--------------------------|----------------------------|-----------------------|-----------------------|-------------------------------------------|-------------------|-------------------|--|
|                  |                       |                          |                            | Cache Co              |                       | s                                         |                   |                   |  |
|                  | fro                   | m Processor              | Side                       |                       | fı                    | rom Memory                                | Side              |                   |  |
| Current<br>State | Processor<br>Read     | Processor<br>Write       | Eviction                   | Memory<br>Read        | Memory<br>Read&M      | Memory<br>Invalidate                      | Memory<br>Upgrade | Memory Data       |  |
| I                | Cache<br>Read<br>→ I' | Cache<br>Read&M<br>→ I'' |                            |                       |                       | No Action<br>→ I                          |                   |                   |  |
| S                | No<br>Action<br>→ S   | Cache<br>Upgrade<br>→ S' | No<br>Action*<br>→ I       |                       |                       | Invalidate<br>Frame;<br>Cache ACK;<br>→ I |                   |                   |  |
| М                | No<br>Action<br>→ M   | No Action → M            | Cache<br>Write-back<br>→ I | Owner<br>Data;<br>→ S | Owner<br>Data;<br>→ I | Invalidate<br>Frame;<br>Cache ACK;<br>→ I |                   |                   |  |
| ľ                |                       |                          |                            |                       |                       |                                           |                   | Fill Cache → S    |  |
| I"               |                       |                          |                            |                       |                       |                                           |                   | Fill Cache<br>→ M |  |
| S'               |                       |                          |                            |                       |                       |                                           | No Action → M     |                   |  |

|                               |                                            | / Controller State Table  Memory Controller Actions and Next States |                                            |                                       |                                  |                                                                       |  |  |  |  |
|-------------------------------|--------------------------------------------|---------------------------------------------------------------------|--------------------------------------------|---------------------------------------|----------------------------------|-----------------------------------------------------------------------|--|--|--|--|
|                               | command                                    | from Local Cache Con                                                |                                            | response from Remote Cache Controller |                                  |                                                                       |  |  |  |  |
| Current<br>Directory<br>State | Cache<br>Read                              | Cache Read&M                                                        | Cache<br>Upgrade                           | Data<br>Write-back                    | Cache ACK                        | Owner<br>Data                                                         |  |  |  |  |
| U                             | Memory Data; Add Requestor to Sharers; → S | Memory Data; Add Requestor to Sharers; → M                          |                                            |                                       |                                  |                                                                       |  |  |  |  |
| S                             | Memory Data; Add Requestor to Sharers; → S | Memory<br>Invalidate All Sharers;<br>→ M'                           | Memory<br>Upgrade<br>All Sharers;<br>→ M'' | No Action<br>→ I                      |                                  |                                                                       |  |  |  |  |
| М                             | Memory Read<br>from Owner;<br>→ S'         | Memory Read&M<br>to Owner<br>→ M'                                   |                                            | Make Sharers<br>Empty;<br>→ U         |                                  |                                                                       |  |  |  |  |
| S'                            |                                            |                                                                     |                                            |                                       |                                  | Memory Data to Requestor; Write memory; Add Requestor to Sharers; → S |  |  |  |  |
| M'                            |                                            |                                                                     |                                            |                                       | When all ACKS  Memory Data;  → M | Memory Data<br>to Requestor;<br>→ M                                   |  |  |  |  |
| М''                           |                                            |                                                                     |                                            |                                       | When all ACKS<br>then<br>→ M     |                                                                       |  |  |  |  |





### **Example Sequence**

• Similar to earlier sequences

| Thread Event  | Controller<br>Actions | Data From | global state |   | l state |   |
|---------------|-----------------------|-----------|--------------|---|---------|---|
| 0. Initially: |                       |           | <0,0,0,1>    | I | I       | I |
| 1. T0 read→   | CR,MD                 | Memory    | <1,0,0,1>    | s | I       | I |
| 2. T0 write→  | CU, MU*,MD            |           | <1,0,0,0>    | М | I       | I |
| 3. T2 read→   | CR,MR,MD              | C0        | <1,0,1,1>    | s | I       | s |
| 4. T1 write→  | CRM,MI,CA,MD          | Memory    | <0,1,0,0>    | I | M       | I |

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

### **Directory Protocol Optimizations**

- Remove dead blocks from cache:
  - Eliminate 3- or 4-hop latency
  - Dynamic Self-Invalidation [Lebeck/Wood, ISCA 1995]
  - Last touch prediction [Lai/Falsafi, ISCA 2000]
  - Dead block prediction [Lai/Fide/Falsafi, ISCA 2001]
- **Predict sharers** 
  - Prediction in coherence protocols [Mukherjee/Hill, ISCA 1998]
  - Instruction-based prediction [Kaxiras/Goodman, ISCA 1999]
  - Sharing prediction [Lai/Falsafi, ISCA 1999]
- Hybrid snooping/directory protocols
  - Improve latency by snooping, conserve bandwidth with directory
  - Multicast snooping [Bilir et al., ISCA 1999; Martin et al., ISCA 2003]
  - Bandwidth-adaptive hybrid [Martin et al., HPCA 2002]
  - Token Coherence [Martin et al., ISCA 2003]
  - Virtual Tree Coherence [Enright Jerger MICRO 2008]

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University 51

### **Update Protocols**

- Basic idea:
  - All writes (updates) are made visible to all caches:
    - (address,value) tuples sent "everywhere"
    - Similar to write-through protocol for uniprocessor caches
  - Obviously not scalable beyond a few processors
  - No one actually builds machines this way
- Simple optimization
  - Send updates to memory/directory
  - Directory propagates updates to all known copies: less bandwidth
- Further optimizations: combine & delay
  - Write-combining of adjacent updates (if consistency model allows)
  - Send write-combined data
  - Delay sending write-combined data until requested
- Logical end result
  - Writes are combined into larger units, updates are delayed until needed
  - Effectively the same as invalidate protocol
- Of historical interest only (Firefly and Dragon protocols)

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

### Update vs Invalidate

- [Weber & Gupta, ASPLOS3]
  - Consider sharing patterns
- No Sharing
  - Independent threads
  - Coherence due to thread migration
  - Update protocol performs many wasteful updates
- Read-Only
  - No significant coherence issues; most protocols work well
- Migratory Objects
  - Manipulated by one processor at a time
  - Often protected by a lock
  - Usually a write causes only a single invalidation
  - E state useful for Read-modify-Write patterns
  - Update protocol could proliferate copies

10/23/2014 (© J.P. Shen)

18-640 Lecture 14

Carnegie Mellon University 53

### Update vs Invalidate, contd.

- Synchronization Objects
  - Locks
  - Update could reduce spin traffic invalidations
  - Test & Test&Set w/ invalidate protocol would work well
- Many Readers, One Writer
  - Update protocol may work well, but writes are relatively rare
- Many Writers/Readers
  - Invalidate probably works better
  - Update will proliferate copies
- What is used today?
  - Invalidate is dominant
  - CMP may change this assessment
    - more on-chip bandwidth

10/23/2014 (© J.P. Shen)

18-640 Lecture 14